

# DESIGN NOTES

## Active Voltage Positioning Reduces Output Capacitors

Design Note 224

Robert Sheehan

#### INTRODUCTION

Power supply performance, especially transient response, is key to meeting today's demands for low voltage, high current microprocessor power. In an effort to minimize the voltage deviation during a load step, a technique that has recently been named "active voltage positioning" is generating substantial interest and gaining popularity in the portable computer market. The benefits include lower peak-to-peak output voltage deviation for a given load step, without having to increase the output filter capacitance. Alternatively, the output filter capacitance can be reduced while maintaining the same peak-to-peak transient response.

#### BASIC PRINCIPLE

The term "active voltage positioning" (AVP) refers to setting the power supply output voltage at a point that is dependent on the load current. At minimum load, the output voltage is set to a slightly higher than nominal level. At full load, the output voltage is set to a slightly lower than nominal level. Effectively, the DC load regulation is degraded, but the load transient voltage deviation will be significantly improved. This is not a new idea, and it has been observed and described in many articles. What is new is the application of this principle to solve the

problem of transient response for microprocessor power. Let's look at some numbers to see how this works.

Assume a nominal 1.5V output capable of delivering 15A to the load, with a  $\pm 6\%$  ( $\pm 90\text{mV}$ ) transient window. For the first case, consider a classic converter with perfect DC regulation. Use a 10A load step with a slew rate of 100A/  $\mu s$ . The initial voltage spike will be determined solely by the output capacitor's equivalent series resistance (ESR) and inductance (ESL). A bank of eight  $470\mu F,30m\Omega,3nH$  tantalum capacitors will have an ESR =  $3.75m\Omega$  and ESL = 375pH. The initial voltage droop will be ( $3.75m\Omega \bullet 10A) + (375pH \bullet 100A/\mu s) = 75mV$ . This leaves a 1% margin for set point accuracy. The voltage excursion will be seen in both directions, for the full load to minimum load transient and for the minimum load to full load transient. The resulting deviation is 2  $\bullet$  75mV = 150mV peak-to-peak (Figure 2a).

Now look at the same transient using active voltage positioning. At the minimum load, purposefully set the output 3% (45mV) high. At full load, the output voltage will be set 3% low. During the minimum load to full load transient, the output voltage starts 45mV high, drops 75mV initially, and then settles to 45mV below nominal. For the full load to minimum load transient, the output

(C), LTC and LT are registered trademarks of Linear Technology Corporation.



(1a) Without AVP – 4 Output Capacitors



(1b) With AVP - 3 Output Capacitors

Figure 1. Transient Response with Load Step from 0A to 12A



Figure 2. Transient Response Comparison

voltage starts 45mV low, rises 75mV to 35mV above nominal, and settles to 45mV above nominal. The resulting deviation is now only 2 • 45mV = 90mV peak-to-peak (Figure 2b). Now reduce the number of output capacitors from eight to six. The ESR =  $5m\Omega$  and ESL = 500pH. The transient voltage step is now ( $5m\Omega$  • 10A) + (500pH •  $100A/\mu s$ ) = 100mV. With the 45mV offset, the resultant change is  $\pm 55mV$  around center, or 110mV peak-to-peak (Figure 2c). The initial specification has been easily met with a 25% reduction in output capacitors.

An added benefit of voltage positioning is an incremental reduction in CPU power dissipation. With the output voltage set to 1.50V at 15A, the load power is 22.5W. By decreasing the output voltage to 1.47V, the load current is 14.7A and the load power is now 21.6W. The net saving is 0.9W.

#### **BASIC IMPLEMENTATION**

In order to implement voltage positioning, a method for sensing the load current is required. This information must then be used to move the output voltage in the correct direction. For a current mode controller, such as the LTC1736, a current sense resistor is already used. By controlling the error amplifier gain, we can achieve the desired result.

### **CURRENT MODE CONTROL EXAMPLE - LTC®1736**

Figure 3 shows the basic power stage and feedback compensation circuit for the LTC1736. In a non-AVP implementation,  $R_{A1}$  and  $R_{A2}$  are removed and  $C_C$  and  $R_C$ installed. The corresponding transient response with 20V input and 1.6V output is shown in Figure 1a. In order to implement voltage positioning, we will control the error amplifier gain at the  $I_{TH}$  pin. The internal  $g_m$  amplifier gain is equal to  $g_m \bullet R_0$ , where  $g_m$  is the transconductance in mmhos, and R<sub>0</sub> is the output impedance in kohms. The voltage at the I<sub>TH</sub> pin is proportional to the load current, where 0.48V = min load, 1.2V = half load, and 2V = full loadin this application.  $R_0$  =  $600 k \Omega$  and  $g_m$  = 1.3 mmho. By setting a voltage divider to 1.2V from the 5V INTV<sub>CC</sub>, the gain can be limited without effecting the nominal DC set point at half load. The Thevenin equivalent resistance is seen to be in parallel with the amplifiers  $R_0$ . Using the values shown in Figure 3 for  $R_{A1}$  and  $R_{A2}$ , the effective  $R_{O}$ will be  $600k||91k||27k = 20.12k\Omega$ . The voltage deviation at the amplifier input  $\Delta V_{FB} = \Delta V_{ITH}/(g_m \bullet R_{Oeff})$ .  $\Delta V_{FB} =$  $(2.0V-0.48V)/(1.3mmho \cdot 20.12k\Omega) = 58mV$ , which is ±29mV from the nominal half load set point.

Care should be taken to keep the amplifier input from being pulled more than  $\pm 30 \text{mV}$  from its nominal value, or non-linear behavior may result. The DC reference voltage at VFB is 0.8V and VOUT is set for 1.6V, so  $\Delta V_{OUT} = 2 \bullet \Delta V_{FB} = 116 \text{mV}$ . The resulting transient response is shown in Figure 1b. The transient performance has been improved, while using fewer output capacitors.

The optimal amount of AVP offset is equal to  $\Delta I \bullet ESR$ . Figure 1b exhibits this condition.



Figure 3. LTC1736 with AVP

dn234f LT/TP 1199 36K • PRINTED IN THE USA

TECHNOLOGY
© LINEAR TECHNOLOGY CORPORATION 1998